## TMS4164 65.536-BIT DYNAMIC RANDOM-ACCESS MEMORY MAY 1985 - REVISED NOVEMBER 1985 This Data Sheet Is Applicable to All TMS4164s Symbolized with Code "A" as Described on Page 4-57. - 65,536 X 1 Organization - Single 5-V Supply (10% Tolerance) - JEDEC Standardized Pinout in Dual-in-Line Package - Performance Ranges: | | ACCESS | ACCESS | READ | READ- | |---------|----------------|---------|--------|---------| | | TIME | TIME | OR | MODIFY- | | | ROW | COLUMN | WRITE | WRITE | | | <b>ADDRESS</b> | ADDRESS | CYCLE | CYCLE | | | (MAX) | (MAX) | (MIN) | (MIN) | | 4164-12 | 120 ns | 70 ns | 230 ns | 255 ns | | 4164-15 | 150 ns | 85 ns | 260 ns | 290 ns | | 4164-20 | 200 ns | 135 ns | 330 ns | 345 ns | - Upward Pin Compatible with TMS4116 (16K Dynamic RAM) - First Military Version of 64K DRAM - Also Available with MIL-STD-883B Processing and L(0°C to 70°C), E(-40°C to 85°C), S(-55°C to 100°C), or M(-55°C to 125°C) Temperature Ranges - Operations of the TMS4164 Can Be Controlled by TI's TMS4500A and/or THCT4501 Dynamic RAM Controllers - Long Refresh Period . . . 4 ms - Low Refresh Overhead Time . . . As Low As 1.8% of Total Refresh Period - All Inputs, Outputs, Clocks Fully TTL Compatible - 3-State Unlatched Output - Common I/O Capability with Early Write Feature - Page-Mode Operation for Faster Access - Low Power Dissipation - Operating . . . 135 mW (Typ) - Standby . . . 17.5 mW (Typ) - SMOS (Scaled-MOS) N-Channel Technology | N PACKAGE<br>(TOP VIEW) | | | | | | | | |------------------------------|--------------------------------------|-----------------------------------------|-----------------------------------------------|--|--|--|--| | NC D D D RAS D A2 D A1 D VDD | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8 | U16<br>15<br>14<br>13<br>12<br>11<br>10 | VSS<br>CAS<br>Q<br>A6<br>A3<br>A4<br>A5<br>A7 | | | | | **FP PACKAGE** TOD MEM | | (TOP VIE | <b>(V</b> ) | | |--------------------------------------|-----------|-------------|----| | | NC<br>VSS | CAS | | | _ | | | | | | 2718 | 77 I | | | W 3<br>RAS 4<br>NC 5<br>AO 6<br>A2 7 | Ö | 10 [] | a | | RAS 4 | | 15 🗒 | Α6 | | NC 🛛 5 | | 14 🛚 | NC | | A0 🛮 6 | | 13 🖸 | АЗ | | A2 🗍 7 | | 12[ | A4 | | i . | 8 9 10 | 11 | | | | = ~~ | 10 | , | | | P 00/A | ₹ | | | | > | | | | P | PIN NOMENCLATURE | | | | | | |----------|-----------------------|--|--|--|--|--| | A0-A7 | Address Inputs | | | | | | | CAS | Column-Address Strobe | | | | | | | D | Data in | | | | | | | NC | No Connection | | | | | | | Q | Data Out | | | | | | | RAS | Row-Address Strobe | | | | | | | $V_{DD}$ | 5-V Supply | | | | | | | VSS | Ground | | | | | | | W | Write Enable | | | | | | #### description The TMS4164 is a high-speed, 65,536-bit, dynamic random-access memory, organized as 65,536 words of one bit each. It employs state-of-the-art SMOS (scaled MOS) N-channel double-level polysilicon gate technology for very high performance combined with low cost and improved reliability. The TMS4164 features RAS access times of 120 ns, 150 ns, and 200 ns maximum. Power dissipation is 135 mW typical operating and 17.5 mW typical standby. Refresh period is extended to 4 milliseconds, and during this period each of the 256 rows must be strobed with RAS in order to retain data. CAS can remain high during the refresh sequence to conserve power. All inputs and outputs, including clocks, are compatible with Series 74 TTL. All address lines and data in are latched on chip to simplify system design. Data out is unlatched to allow greater system flexibility. Pin 1 has no internal connection to allow compatibility with other 64K RAMs that use this pin for an additional function. The TMS4164 is offered in 16-pin dual-in-line plastic (N suffix) and 18-lead plastic chip carrier (FP suffix) packages. The dual-in-line plastic package is designed for insertion in mounting-hole rows on 7,62-mm (300-mil) centers. The TMS4164 is guaranteed for operation from 0°C to 70°C. #### operation #### address (A0 through A7) Sixteen address bits are required to decode 1 of 65,536 storage cell locations. Eight row-address bits are set up on pins A0 through A7 and latched onto the chip by the row-address strobe ( $\overline{RAS}$ ). Then the eight column-address bits are set up on pins A0 through A7 and latched onto the chip by the column-address strobe ( $\overline{CAS}$ ). All addresses must be stable on or before the falling edges of $\overline{RAS}$ and $\overline{CAS}$ . $\overline{RAS}$ is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. $\overline{CAS}$ is used as a chip select activating the column decoder and the input and output buffers. #### write enable (W) The read or write mode is selected through the write-enable $(\overline{W})$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from standard $\overline{TL}$ circuits without a pull-up resistor. The data input is disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{CAS}$ , data out will remain in the high-impedance state for the entire cycle permitting common I/O operation. #### data in (D) Data is written during a write or read-modify-write cycle. Depending on the mode of operation, the falling edge of $\overline{\text{CAS}}$ or $\overline{\text{W}}$ strobes data into the on-chip data latch. This latch can be driven from standard TTL circuits without a pull-up resistor. In an early write cycle, $\overline{\text{W}}$ is brought low prior to $\overline{\text{CAS}}$ and the data is strobed in by $\overline{\text{CAS}}$ with setup and hold times referenced to this signal. In a delayed-write or read-modify-write cycle, $\overline{\text{CAS}}$ will already be low, thus the data will be strobed in by $\overline{\text{W}}$ with setup and hold times referenced to this signal. #### data out (Q) The three-state output buffer provides direct TTL compatibility (no pull-up resistor required) with a fan out of two Series 74 $\overline{\text{TTL}}$ loads. Data out is the same polarity as data in. The output is in the high-impedance (floating) state until $\overline{\text{CAS}}$ is brought low. In a read cycle the output goes active after the access time interval $t_a(C)$ that begins with the negative transition of $\overline{\text{CAS}}$ as long as $t_a(R)$ is satisfied. The output becomes valid after the access time has elapsed and remains valid while $\overline{\text{CAS}}$ is low; $\overline{\text{CAS}}$ going high returns it to a high-impedance state. In an early write cycle, the output is always in the high-impedance state. In a delayed-write or read-modify-write cycle, the output will follow the sequence for the read cycle. #### refresh A refresh operation must be performed at least every four milliseconds to retain data. Since the ouput buffer is in the high-impedance state unless $\overline{\text{CAS}}$ is applied, The $\overline{\text{RAS}}$ -only refresh sequence avoids any output during refresh. Strobing each of the 256 row addresses (A0 through A7) with $\overline{\text{RAS}}$ causes all bits in each row to be refreshed. $\overline{\text{CAS}}$ can remain high (inactive) for this refresh sequence to conserve power. #### page mode Page-mode operation allows effectively faster memory access by keeping the same row address and strobing random column addresses onto the chip. Thus, the time required to setup and strobe sequential row addresses for the same page is eliminated. To extend beyond the 256 column locations on a single RAM, the row address and RAS are applied to multiple 64K RAMs. CAS is then decoded to select the proper RAM. #### power up After power up, the power supply must remain at its steady-state value for 1 ms. In addition, $\overline{RAS}$ must remain high for 100 $\mu$ s immediately prior to initialization. Initialization consists of performing eight $\overline{RAS}$ cycles before proper device operation is achieved. #### logic symbol† <sup>&</sup>lt;sup>‡</sup>This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the dual-in-line package. #### functional block diagram ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Voltage on any pin except VDD and data out (see Note 1) | 1.5 V to 10 V | |---------------------------------------------------------|----------------| | Voltage on VDD supply and data out with respect to VSS | −1 V to 6 V | | Short circuit output current | 50 mA | | Power dissipation | 1 W | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. Additional information concerning the handling of ESD sensitive devices is available in a document entitled "Guidelines for Handling Electrostatic-Discharge-Sensitive (ESDS) Devices and Assemblies" in Section 12. NOTES: 1. All voltage values in this data sheet are with respect to VSS. ## TMS4164 65,536-BIT DYNAMIC RANDOM-ACCESS MEMORY #### recommended operating conditions | | | MIN N | XAM MO | UNIT | |----------|---------------------------------------------|-------|--------|------| | $V_{DD}$ | Supply voltage | 4.5 | 5 5.5 | V | | VSS | Supply voltage | | 0 | V | | - | V <sub>DD</sub> = 4.5 V | 2.4 | 4.8 | | | VIH | $V_{DD} = 5.5 \text{ V}$ | 2.4 | 6 | 7 ° | | VIL | Low-level input voltage (see Notes 3 and 4) | -0.6 | 0.8 | V | | TA | Operating free-air temperature | 0 | 70 | °C | - NOTES: 3. The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. - 4. Due to input protection circuitry, the applied voltage may begin to clamp at -0.6 V. Test conditions must comprehend this occurrence. See application report entitled "TMS4164A and TMS4416 Input Protection Diode" on page 9-5. ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | TEST | | TM\$4164-12 | | | TMS4164-15 | | | T | |-------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------|-------------|-----|------|------------|------------------|------|------| | | PARAMETER | CONDITIONS | MIN | TYP | MAX | MIN | TYP <sup>†</sup> | MAX | UNIT | | VOH | High-level output voltage | IOH = -5 mA | 2.4 | | | 2.4 | | | V | | VOL | Low-level output voltage | t <sub>OL</sub> = 4.2 mA | | | 0.4 | | | 0.4 | V | | 4 | Input current (leakage) | V <sub>I</sub> = 0 V to 5.8 V, V <sub>DD</sub> = 5 V,<br>All other pins = 0 V | | | ± 10 | | | ± 10 | μΑ | | 10 | Output current (leakage) | V <sub>O</sub> = 0.4 to 5.5 V,<br>V <sub>DD</sub> = 5 V,<br>CAS high | _ | | ± 10 | | | ± 10 | μΑ | | IDD1 <sup>‡</sup> | Average operating current during read or write cycle | t <sub>C</sub> = minimum cycle,<br>All outputs open | | 40 | 48 | | 35 | 45 | mA | | <sup>i</sup> DD2 <sup>§</sup> | Standby current | After 1 memory cycle, RAS and CAS high, All outputs open | | 3.5 | 5 | | 3.5 | 5 | mA | | IDD3‡ | Average refresh current | t <sub>C</sub> = minimum cycle, CAS high and RAS cycling, All outputs open | | 28 | 40 | | 25 | 37 | mA | | 1004 | Average page-mode current | $t_{C(P)} = minimum cycle,$ RAS low and CAS cycling, All outputs open | | 28 | 40 | | 25 | 37 | mA | $<sup>^{\</sup>dagger}$ A.II typical values are at $T_A = 25$ °C and nominal supply voltages. <sup>&</sup>lt;sup>‡</sup> Additional information on page 4-58. <sup>§</sup>V<sub>IL</sub>> -0.6V. See application report entitled "TMS4164A and TMS4416 Input Protection Diode" on page 9-5. ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | DADAMETER | | TEST | TR | A\$4164 | -20 | | |--------------------|------------------------------------------------------|---------------------------------------------------------------------------------|-----|---------|------|------| | | PARAMETER | CONDITIONS | MIN | TYP† | MAX | UNIT | | Voн | High-level output voltage | I <sub>OH</sub> = -5 mA | 2.4 | | | > | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | | 0.4 | ٧ | | 1 <sub>1</sub> | Input current (leakage) | V <sub>1</sub> = 0 V to 5.8 V, V <sub>DD</sub> = 5 V<br>All other pins = 0 V | | | ± 10 | μΑ | | 10 | Output current (leakage) | V <sub>O</sub> = 0.4 to 5.5 V,<br>V <sub>DD</sub> = 5 V,<br><del>CAS</del> high | | | ± 10 | μΑ | | l <sub>DD1</sub> ‡ | Average operating current during read or write cycle | t <sub>C</sub> = minimum cycle All outputs open | | 27 | 37 | mA | | IDD2§ | Standby current | After 1 memory cycle, RAS and CAS high, All outputs open | | 3.5 | 5 | mA | | IDD3‡ | Average refresh current | t <sub>C</sub> = minimum cycle, CAS high and RAS cycling, All outputs open | | 20 | 32 | mA | | l <sub>DD4</sub> | Average page-mode current | t <sub>c(p)</sub> = minimum cycle, RAS low and CAS cycling, All outputs open | | 20 | 32 | mA | $<sup>^{\</sup>dagger}$ All typical values are at $T_A=25\,^{\circ}\text{C}$ and nominal supply voltages. ‡Additional information on page 4-58. #### capacitance over recommended supply voltage range and operating free-air temperature range, f = 1 MHz | • | PARAMETER | TYP† | MAX | UNIT | |--------------------|---------------------------------------|------|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | 4 | 5 | pF | | C <sub>i(D)</sub> | Input capacitance, data input | 4 | 5 | pF | | C <sub>i(RC)</sub> | Input capacitance strobe inputs | 6 | 8 | pF | | C <sub>i(W)</sub> | Input capacitance, write enable input | 6 | 8 | pF | | Со | Output capacitance | 5 | 6 | pF | <sup>&</sup>lt;sup>†</sup>All typical values are at $T_A = 25$ °C and nominal supply voltages. ## switching characteristics over recommended supply voltage range and operating free-air temperature range | | DADA445750 | TEGT CONDITIONS | ALT. | TMS4164-12 | | TMS4164-15 | | l | |----------------------|---------------------------------------|-----------------------------------------------------------------------------------|--------|------------|-----|------------|-----|------| | PARAMETER | | TEST CONDITIONS | SYMBOL | MIN MAX | | MIN MAX | | UNIT | | tA(C) | Access time from CAS | C <sub>L</sub> = 100 pF,<br>Load = 2 Series 74 TTL gates | †CAC | | 70 | | 85 | ns | | t <sub>a(R)</sub> | Access time from RAS | C <sub>L</sub> = 100 pF, t <sub>RLCL</sub> = MAX,<br>Load = 2 Series 74 TTL gates | †RAC | | 120 | | 150 | ns | | <sup>t</sup> dis(CH) | Output disable time<br>after CAS high | C <sub>L</sub> = 100 pF,<br>Load = 2 Series 74 TTL gates | tOFF | 0 | 40 | 0 | 40 | กร | <sup>&</sup>lt;sup>5</sup>V<sub>IL</sub> > -0.6V. See application report entitled "TMS4164A and TMS4416 Input Protection Diode" on page 9-5. # switching characteristics over recommended supply voltage range and operating free-air temperature range | PARAMETER | | TEAT COMPLETIONS | ALT. | TMS4164-20 | | UNIT | |-------------------|---------------------------------------|-----------------------------------------------------------------------------------|------------------|------------|---------|------| | | | TEST CONDITIONS | SYMBOL | MIN | MIN MAX | | | ta(C) | Access time from CAS | C <sub>L</sub> = 100 pF,<br>Load = 2 Series 74 TTL gates | †CAC | | 135 | ns | | t <sub>a(R)</sub> | Access time from RAS | C <sub>L</sub> = 100 pF, t <sub>RLCL</sub> = MAX,<br>Load = 2 Series 74 TTL gates | †RAC | | 200 | ns | | tdis(CH) | Output disable time<br>after CAS high | C <sub>L</sub> = 100 pF,<br>Load = 2 Series 74 TTL gates | <sup>t</sup> OFF | 0 | 50 | ns | ## timing requirements over recommended supply voltage range and operating free-air temperature range (see Note 1) | | | ALT. | TMS4164-12 | | TMS4164-15 | | UNIT | |----------------------|--------------------------------------------------|------------------|------------|--------|------------|--------|------| | | | SYMBOL | MIN | MAX | MIN | MAX | UNIT | | t <sub>C</sub> (P) | Page-mode cycle time | tPC | 130 | | 145 | | กร | | tc(rd) | Read cycle time <sup>†</sup> | tRC | 230 | | 260 | | ns | | t <sub>c(W)</sub> | Write cycle time | tWC | 230 | | 260 | | ns | | tc(rdW) | Read-write/read-modify-write cycle time | tRWC | 255 | | 290 | | ns | | tw(CH) | Pulse duration, CAS high (precharge time) ‡ | <sup>t</sup> CP | 50 | | 50 | | ns | | tw(CL) | Pulse duration, CAS low <sup>§</sup> | †CAS | 70 | 10,000 | 85 | 10,000 | ns | | tw(RH) | Pulse duration, RAS high (precharge time) | t <sub>RP</sub> | 80 | | 100 | | กร | | tw(RL) | Pulse duration, RAS low | tRAS | 120 | 10,000 | 150 | 10,000 | ns | | tw(W) | Write pulse duration | tWP | 40 | | 45 | | ns | | tt | Transition times (rise and fall) for RAS and CAS | tŢ | 3 | 50 | 3 | 50 | ns | | t <sub>su</sub> (CA) | Column-address setup time | tASC | -5 | | -5 | | ns | | t <sub>su(RA)</sub> | Row-address setup time | †ASR | 0 | | 0 | | ns | | t <sub>su(D)</sub> | Data setup time | t <sub>DS</sub> | 0 | | 0 | | ns | | tsu(rd) | Read-command setup time | tRCS | 0 | | 0 | | ns | | tsu(WCH) | Write-command setup time before CAS high | tCWL | 50 | | 50 | | ns | | t <sub>su(WRH)</sub> | Write-command setup time before RAS high | tRWL | 50 | | 50 | | ns | | th(CLCA) | Column-address hold time after CAS low | <sup>t</sup> CAH | 40 | | 45 | | ns | | th(RA) | Row-address hold time | <sup>t</sup> RAH | 15 | | 20 | | ns | | th(RLCA) | Column-address hold time after RAS low | tAR | 85 | | 95 | | ns | | th(CLD) | Data hold time after CAS low | †DHC | 40 | | 45 | | ns | | th(RLD) | Data hold time after RAS low | <sup>†</sup> DHR | 85 | | 95 | | ns | | th(WLD) | Data hold time after W low | tDHW | 40 | | 45 | | ns | | th(CHrd) | Read-command hold time after CAS high | tRCH | 0 | | 0 | | ns | | th(RHrd) | Read-command hold time after RAS high | tRRH | 5 | | 5 | | ns | | th(CLW) | Write-command hold time after CAS low | †WCH | 40 | | 45 | | ns | | th(RLW) | Write-command hold time after RAS low | tWCR | 85 | | 95 | | ns | | <sup>t</sup> RLCH | Delay time, RAS low to CAS high | t <sub>CSH</sub> | 120 | | 150 | | ns | | <sup>t</sup> CHRL | Delay time, CAS high to RAS low | tCRP | 0 | | 0 | | ns | | <sup>t</sup> CLRH | Delay time, CAS low to RAS high | tRSH | 70 | | 85 | | ns | | | Delay time, CAS low to W low | | 40 | | - 00 | | | | tCLWL | (read-modify-write cycle only) | tCMD | 40 | | 60 | | ns | | <b>4</b> | Delay time, RAS low to CAS low (maximum | 4 | 15 | 50 | 20 | 65 | | | <sup>t</sup> RLCL | value specified only to guarantee access time) | tRCD | '5 | 50 | 20 | 05 | ns | | | Delay time, RAS low to W low | | | | | | | | <sup>t</sup> RLWL | (read-modify-write cycle only) | tRWD | 110 | | 120 | | ns | | | Delay time, W low to CAS | | | | _ | | | | tWLCL | low (early write cycle) | twcs | -5 | | -5 | | ns | | trf | Refresh time interval | tREF | | 4 | | 4 | ms | NOTE 1: Timing measurements are made at the 10% and 90% points of input and clock transitions. In addition, V<sub>II</sub> max and V<sub>IH</sub> min must be met at the 10% and 90% points. $<sup>^{\</sup>dagger}$ All cycle times assume $t_{t} = 5$ ns. <sup>&</sup>lt;sup>‡</sup> Page mode only. In a read-modify-write cycle, tCLWL and tsu(WCH) must be observed. Depending on the user's transition times, this may require additional CAS low time (tw(CL)). This applies to page-mode read-modify-write also. In a read-modify-write cycle, tal WL and tsu(WRH) must be observed. Depending on the user's transition times, this may require additional RAS low time (tw(RLI). ## timing requirements over recommended supply voltage range and operating free-air temperature range (see Note 1) | | | ALT.<br>Symbol | TMS4164-20 | UNIT | |--------------------|--------------------------------------------------|------------------|------------|------| | | | | MIN MAX | UNII | | t <sub>c(P)</sub> | Page-mode cycle time | <sup>t</sup> PC | 225 | ns | | tc(rd) | Read cycle time <sup>†</sup> | <sup>t</sup> RC | 330 | ns | | t <sub>c(W)</sub> | Write cycle time | twc | 330 | ns | | tc(rdW) | Read-write/read-modify-write cycle time | tRWC | 345 | ns | | tw(CH) | Pulse duration, CAS high (precharge time) ‡ | tCP | 80 | ns | | tw(CL) | Pulse duration, CAS low § | tCAS | 135 10,000 | ns | | <sup>t</sup> w(RH) | Pulse duration, RAS high (precharge time) | tRP | 120 | ns | | tw(RL) | Pulse duration, RAS low | †RAS | 200 10,000 | ns | | tw(W) | Write pulse duration | tWP | 55 | ns | | tt | Transition times (rise and fall) for RAS and CAS | tΤ | 3 50 | ns | | tsu(CA) | Column-address setup time | †ASC | -5 | ns | | tsu(RA) | Row-address setup time | tASR | 0 | ns | | t <sub>su(D)</sub> | Data setup time | tDS | 0 | ns | | tsu(rd) | Read-command setup time | tRCS | 0 | ns | | tsu(WCH) | Write-command setup time before CAS high | tCWL | 60 | ns | | _tsu(WRH) | Write-command setup time before RAS high | tRWL | 60 | ns | | th(CLCA) | Column-address hold time after CAS low | <sup>†</sup> CAH | 55 | ns | | th(RA) | Row-address hold time | †RAH | 25 | ns | | th(RLCA) | Column-address hold time after RAS low | †AR | 120 | ns | | th(CLD) | Data hold time after CAS low | <sup>t</sup> DHC | 55 | ns | | th(RLD) | Data hold time after RAS low | <sup>t</sup> DHR | 145 | ns | | th(WLD) | Data hold time after W low | tDHW | 55 | ns | | th(CHrd) | Read-command hold time after CAS high | †RCH_ | 0 | ns | | th(RHrd) | Read-command hold time after RAS high | tRRH | 5 | ns | | th(CLW) | Write-command hold time after CAS low | tWCH | 55 | ns | | th(RLW) | Write-command hold time after RAS low | tWCR | 145 | ns | | tRLCH. | Delay time, RAS low to CAS high | tCSH | 200 | ns | | tCHRL_ | Delay time, CAS high to RAS low | tCRP | 0 | ns | | tCLRH_ | Delay time, CAS low to RAS high | <sup>t</sup> RSH | 135 | ns | | <sup>t</sup> CLWL | Delay time, CAS low to W low | tCMD | 65 | | | | (read-modify-write cycle only) | | 00 | ns | | <sup>t</sup> RLCL | Delay time, RAS low to CAS low (maximum | <sup>t</sup> RCD | 25 65 | ns | | | value specified only to guarantee access time) | | 25 65 | ns | | <sup>t</sup> RLWL | Delay time, RAS low to W low | tRWD | 130 | | | | (read-modify-write cycle only) | | 130 | ns | | <sup>t</sup> WLCL | Delay time, W low to CAS | twcs | -5 | | | | low (early write cycle) | | | ns | | <sup>[</sup> rf | Refresh time interval | tREF | 4 | ms | NOTE 1: Timing measurements are made at the 10% and 90% points of input and clock transitions. In addition, V<sub>IL</sub> max and V<sub>IH</sub> min must be met at the 10% and 90% points. $<sup>^{\</sup>dagger}$ A I cycle times assume $t_{t} = 5$ ns. <sup>&</sup>lt;sup>‡</sup> Page mode only. In a read-modify-write cycle, t<sub>CLWL</sub> and t<sub>su(WCH)</sub> must be observed. Depending on the user's transition times, this may require additional CAS low time (t<sub>w(CL)</sub>). This applies to page-mode read-modify-write also. In a read-modify-write cycle, t<sub>RLWL</sub> and t<sub>su(WRH)</sub> must be observed. Depending on the user's transition times, this may require additional RAS low time (t<sub>w(RL)</sub>). #### PARAMETER MEASUREMENT INFORMATION FIGURE 1. LOAD CIRCUIT read cycle timing Dynamic RAMs early write cycle timing #### write cycle timing <sup>†</sup> The enable time (t<sub>en</sub>) for a write cycle is equal in duration to the access time from CAS (t<sub>a(C1)</sub>) in a read cycle; but the active levels at the output are invalid. ## read-modify-write cycle timing ## RAS-only refresh timing #### device symbolization This data sheet is applicable to all TI TMS4164 Dynamic RAMs with the code "A" to the left of the date code as shown below: